Difference between revisions of "Lecture Notes"

From CSE460t Wiki
Jump to navigationJump to search
Line 74: Line 74:
 
*[[media:Stateequaloutputsynthesisreport.txt|State Equal Output Moore Example Synthesis Report Default Settings]]
 
*[[media:Stateequaloutputsynthesisreport.txt|State Equal Output Moore Example Synthesis Report Default Settings]]
  
 +
*[[media:Stateequaloutput2.vhd|State Equal Output Moore Example 2 VHDL]]
 
*[[media:StateEqualOutputTechnology2.pdf|State Equal Output Moore Example 2 Technolgy Map FSM Encoding Algorithm = User]]
 
*[[media:StateEqualOutputTechnology2.pdf|State Equal Output Moore Example 2 Technolgy Map FSM Encoding Algorithm = User]]
 +
*[[media:Stateequaloutputsynthesisreport2.txt|State Equal Output Moore Example Synthesis Report 2 FSM Encoding Algorithm = User]]
  
 
*[[media:figure7dot4.vhd|Figure 7.4 VHDL Description Version 1]]
 
*[[media:figure7dot4.vhd|Figure 7.4 VHDL Description Version 1]]

Revision as of 20:17, 18 February 2014

LOGIC MINIMIZATION

http://en.wikipedia.org/wiki/Petrick%27s_method

http://classes.engineering.wustl.edu/cse460/images/c/c0/Decomposition.pdf

http://en.wikipedia.org/wiki/Espresso_heuristic_logic_minimizer

http://www.mosis.com/pages/design/flows/design-flow-scmos-kits

http://myvideos.stanford.edu/player/slplayer.aspx?coll=ea60314a-53b3-4be2-8552-dcf190ca0c0b&co=18bcd3a8-965a-4a63-a516-a1ad74af1119&o=true

SEQUENTIAL SYSTEMS

FINITE AUTOMATA

http://www.arl.wustl.edu/~mbecchi/files/becchi_conext2007.pdf

ASYNCHRONOUS CIRCUITS AND METASTABILITY