Difference between revisions of "Lecture Notes"

From CSE460t Wiki
Jump to navigationJump to search
Line 140: Line 140:
  
 
*[[media:Introduction_to_Asynchronous_Circuits.pdf|Introduction to Asynchronous Circuits]]
 
*[[media:Introduction_to_Asynchronous_Circuits.pdf|Introduction to Asynchronous Circuits]]
*[[media:NOR_Latch.jpg|NOR Latch]]
 
*[[media:NOR_LATCH.vhd|NOR Latch VHDL Description]]
 
*[[media:Norlatchsim.pdf|NOR Latch VHDL Simulation]]
 
*[[media:Clocked_NOR_Latch.jpg|Clocked NOR Latch]]
 
*[[media:Edge-Triggered_D_Flip-Flop.jpg|Edge-Triggered D Flip-Flop]]
 
*[[media:D_FLIP_FLOP.vhd|Edge-Triggered D Flip-Flop VHDL Description]]
 
*[[media:Dflopsim.pdf|Edge-Triggered D Flip-Flop VHDL Simulation]]
 
*[[media:Dflopsim2.pdf|Edge-Triggered D Flip-Flop VHDL Simulation with Hold Time Violation]]
 
  
 
*[[media:CLOCKGATE.vhd|David M. Zar Fundamental Mode Design Example VHDL]]
 
*[[media:CLOCKGATE.vhd|David M. Zar Fundamental Mode Design Example VHDL]]
 
*[[media:Clockgate.pdf|David M. Zar Fundamental Mode Design Example Simulation]]
 
*[[media:Clockgate.pdf|David M. Zar Fundamental Mode Design Example Simulation]]
 
*[[media:Kohavi.pdf|State Assignment]]
 
*[[media:Kohavi.pdf|State Assignment]]

Revision as of 16:08, 3 April 2014

LOGIC MINIMIZATION

http://en.wikipedia.org/wiki/Petrick%27s_method

http://classes.engineering.wustl.edu/cse460/images/c/c0/Decomposition.pdf

http://en.wikipedia.org/wiki/Espresso_heuristic_logic_minimizer

http://www.mosis.com/pages/design/flows/design-flow-scmos-kits

http://myvideos.stanford.edu/player/slplayer.aspx?coll=ea60314a-53b3-4be2-8552-dcf190ca0c0b&co=18bcd3a8-965a-4a63-a516-a1ad74af1119&o=true


SEQUENTIAL SYSTEMS




FINITE AUTOMATA

http://www.arl.wustl.edu/~mbecchi/files/becchi_conext2007.pdf

ASYNCHRONOUS CIRCUITS AND METASTABILITY