Difference between revisions of "Lecture Notes"

From CSE460t Wiki
Jump to navigationJump to search
Line 56: Line 56:
 
*[[media:Example11TechnologyPH.pdf|VHDL Example 11 Xilinx Spartan 6 Technology Map Schematic Preserve Hierarchy/Optimize Area (85 LUTs, 6 Levels of Logic, 11.966 ns)]]
 
*[[media:Example11TechnologyPH.pdf|VHDL Example 11 Xilinx Spartan 6 Technology Map Schematic Preserve Hierarchy/Optimize Area (85 LUTs, 6 Levels of Logic, 11.966 ns)]]
 
*[[media:Bit_Zero_Optimal_LUTs.pdf|Bit Zero Optimal LUTS (85 LUTs Is Optimal)]]
 
*[[media:Bit_Zero_Optimal_LUTs.pdf|Bit Zero Optimal LUTS (85 LUTs Is Optimal)]]
 
  
 
*[[media:Altera_vs_Xilinx.pdf|Altera vs. Xilinx]]
 
*[[media:Altera_vs_Xilinx.pdf|Altera vs. Xilinx]]
Line 62: Line 61:
 
*[[media:Altera_Logic_Efficiency_Analysis.pdf|Altera Logic Efficiency Analysis]]
 
*[[media:Altera_Logic_Efficiency_Analysis.pdf|Altera Logic Efficiency Analysis]]
 
*[[media:Altera_FPGA_Architecture_White_Paper.pdf|Altera FPGA Architecture White Paper]]
 
*[[media:Altera_FPGA_Architecture_White_Paper.pdf|Altera FPGA Architecture White Paper]]
 +
 +
*[[media:BDDs.pdf|Binary Decision Diagrams (BDDs)]]
 +
 
SEQUENTIAL SYSTEMS
 
SEQUENTIAL SYSTEMS
 
*[[media:figure7dot4.vhd|Figure 7.4 VHDL Description Version 1]]
 
*[[media:figure7dot4.vhd|Figure 7.4 VHDL Description Version 1]]

Revision as of 20:50, 31 January 2014

LOGIC MINIMIZATION

http://en.wikipedia.org/wiki/Petrick%27s_method

http://classes.engineering.wustl.edu/cse460/images/c/c0/Decomposition.pdf

http://en.wikipedia.org/wiki/Espresso_heuristic_logic_minimizer

http://www.mosis.com/pages/design/flows/design-flow-scmos-kits

SEQUENTIAL SYSTEMS

FINITE AUTOMATA

http://www.arl.wustl.edu/~mbecchi/files/becchi_conext2007.pdf

ASYNCHRONOUS CIRCUITS AND METASTABILITY