Difference between revisions of "Syllabus"
From CSE362 Wiki
Jump to navigationJump to searchLine 52: | Line 52: | ||
|6 | |6 | ||
|SEPT 13 | |SEPT 13 | ||
− | |Pipelining the SRC | + | |Pipelining the SRC/RSRC |
|[[media:Ch5CSDA.pdf|Chapter 5]]<br />[[media:Table_5P1.pdf|Table 5.1]]<br />[[media:BasicPipelinedSRC.pdf|Basic Pipelined SRC]]<br />[[media:Pipelined_SRC.pdf|Pipelined SRC Execution Simulation]]<br />[[media:Corrected_Figure_5.15.pdf|Corrected Figure 5.15]] | |[[media:Ch5CSDA.pdf|Chapter 5]]<br />[[media:Table_5P1.pdf|Table 5.1]]<br />[[media:BasicPipelinedSRC.pdf|Basic Pipelined SRC]]<br />[[media:Pipelined_SRC.pdf|Pipelined SRC Execution Simulation]]<br />[[media:Corrected_Figure_5.15.pdf|Corrected Figure 5.15]] | ||
| | | | ||
Line 60: | Line 60: | ||
|7 | |7 | ||
|SEPT 18 | |SEPT 18 | ||
− | |Pipelined RSRC VHDL/FPGA Implementation<br />Interrupts/Exceptions | + | |Pipelined SRC/RSRC VHDL/FPGA Implementation<br />Interrupts/Exceptions |
|[[media:Ch4WDR.pdf|Chapter 4]]<br />[[media:Ch5CSDA.pdf|Chapter 5]] | |[[media:Ch4WDR.pdf|Chapter 4]]<br />[[media:Ch5CSDA.pdf|Chapter 5]] | ||
| | | |