Difference between revisions of "Syllabus"
From CSE362 Wiki
Jump to navigationJump to searchLine 179: | Line 179: | ||
|21 | |21 | ||
|NOV 9 | |NOV 9 | ||
− | | | + | |Exam 2 |
| | | | ||
| | | | ||
Line 187: | Line 187: | ||
|22 | |22 | ||
|NOV 14 | |NOV 14 | ||
− | | | + | |Introduction to Pipelining |
− | | | + | |[[media:Ch5CSDA.pdf|Chapter 5]] |
− | | | + | |Homework 9 |
|- | |- | ||
|23 | |23 | ||
|NOV 16 | |NOV 16 | ||
− | | | + | |Pipelining the SRC |
|[[media:Ch5CSDA.pdf|Chapter 5]] | |[[media:Ch5CSDA.pdf|Chapter 5]] | ||
− | | | + | | |
| | | | ||
Line 202: | Line 202: | ||
|24 | |24 | ||
|NOV 21 | |NOV 21 | ||
− | | | + | |Microprogramming the SRC |
|[[media:Ch5CSDA.pdf|Chapter 5]] | |[[media:Ch5CSDA.pdf|Chapter 5]] | ||
− | | | + | |Homework 10 |
− | | | + | |Homework 9 |
|- | |- | ||
|25 | |25 | ||
|NOV 28 | |NOV 28 | ||
− | | | + | |VLIW, Superscalar |
|[[media:Ch5CSDA.pdf|Chapter 5]] | |[[media:Ch5CSDA.pdf|Chapter 5]] | ||
− | | | + | | |
− | | | + | | |
|- | |- | ||
|26 | |26 | ||
|NOV 30 | |NOV 30 | ||
− | | | + | |Introduction to Multicore/Cache Coherency |
− | |||
| | | | ||
| | | | ||
+ | |Homework 10 | ||
|- | |- | ||
|27 | |27 | ||
|DEC 5 | |DEC 5 | ||
− | | | + | |Supercomputing |
+ | | | ||
| | | | ||
| | | | ||
− | |||
|- | |- |
Revision as of 13:57, 17 May 2017
LECTURE | DATE | TOPICS | PREPARATION | ASSIGNED | DUE |
1 | AUG 29 | Course Introduction Classification of Computers and Instructions RISC vs. CISC |
Course Introduction Chapter 1 Chapter 2 |
||
2 | AUG 31 | Addressing Modes The Simple RISC Computer (Introduction) SRC Assembly Language |
Chapter 2 | Homework 1 | |
3 | SEPT 5 | SRC Abstract RTN Displacement-Based Addressing |
Chapter 2 SRC Abstract RTN Displacement-Based Addressing |
||
4 | SEPT 7 | 1-Bus SRC Microarchitecture Datapath Refinement 1-Bus SRC Concrete RTN |
Chapter 4 1-Bus SRC Block Diagrams |
Homework 2 | Homework 1 |
5 | SEPT 12 | 1-Bus SRC Control FSM 2-Bus SRC Microarchitecture 3-Bus SRC Microarchitecture |
Chapter 4 2-Bus SRC Block Diagrams 3-Bus SRC Block Diagrams |
||
6 | SEPT 14 | SRC VHDL Implementation | 1-Bus SRC VHDL | Homework 3 | Homework 2 |
7 | SEPT 19 | SRC FPGA Implementation | 1-BUS SRC Xilinx ISE 14.7 Tutorial |
||
8 | SEPT 21 | Interrupts/Exceptions | Chapter 4 | Homework 3 | |
9 | SEPT 26 | Exam 1 | |||
10 | SEPT 28 | Introduction to Memory Memory Space Decoding |
Chapter 7 EPROM Example SRAM Example |
Homework 4 | |
11 | OCT 3 | ||||
12 | OCT 5 | Homework 5 | Homework 4 | ||
13 | OCT 10 | ||||
14 | OCT 12 | Homework 6 | Homework 5 | ||
15 | OCT 17 | Fall Break | |||
15 | OCT 19 | Homework 7 | Homework 6 | ||
16 | OCT 24 | ||||
17 | OCT 26 | Homework 8 | Homework 7 | ||
18 | OCT 31 | ||||
19 | NOV 2 | Homework 8 | |||
20 | NOV 7 | ||||
21 | NOV 9 | Exam 2 | |||
22 | NOV 14 | Introduction to Pipelining | Chapter 5 | Homework 9 | |
23 | NOV 16 | Pipelining the SRC | Chapter 5 | ||
24 | NOV 21 | Microprogramming the SRC | Chapter 5 | Homework 10 | Homework 9 |
25 | NOV 28 | VLIW, Superscalar | Chapter 5 | ||
26 | NOV 30 | Introduction to Multicore/Cache Coherency | Homework 10 | ||
27 | DEC 5 | Supercomputing | |||
28 | DEC 7 | Exam 3 |