## CSE 560 – Practice Problem Set 6

1. You are building a system around a processor with in-order execution that runs at 2.66 GHz and has a CPI of 0.7 excluding memory accesses. The only instructions that read or write data from memory are loads (20% of all instructions) and stores (5% of all instructions).

The memory system for this computer is composed of a split L1 cache that imposes no penalty on hits. Both the I-cache and the D-cache are direct mapped and hold 32 KB each. The I-cache has a 2% miss rate and 32-byte blocks, and the D-cache is write through with a 5% miss rate and 16-byte blocks. There is a write buffer on the D-cache that eliminates stalls for 95% of all writes (i.e., there is no stall for a hit, even though the cache is write through).

The 512 KB write-back, unified L2 cache has 64-byte blocks and an access time of 15 ns. Of all memory references sent to the L2 cache in this system, 80% are satisfied without going to main memory.

The main memory has an access latency of 60 ns, after which any number of bus words may be transferred at the rate of one per cycle on the 128-bit-wide 133 MHz main memory bus.

Assume that writes are similar to reads.

Note, you may want to define a few symbols such as  $t_{HIT,I\$}$ ,  $t_{MISS,I\$}$ , %miss<sub>I\\$</sub>,  $t_{AVG,I\$}$ , etc. to handle each cache and memory in your formulation.

- (a) What is the average memory access time for instruction accesses?
- (b) What is the average memory access time for data reads?
- (c) What is the average memory access time for data writes?
- (d) What is the overall CPI, including memory accesses?