Difference between revisions of "Lecture Notes"
From CSE462 Wiki
Jump to navigationJump to searchLine 36: | Line 36: | ||
Links: | Links: | ||
+ | |||
+ | [http://www.fpga4fun.com/HDMI.html|HDMI Info] | ||
[http://www.epanorama.net/documents/pc/vga_timing.html VGA Timing] | [http://www.epanorama.net/documents/pc/vga_timing.html VGA Timing] |
Revision as of 16:45, 12 January 2018
- Use Advanced PCB Technology to Produce 50% Smaller Product Designs
- Reflection Lecture
- Oscillators and Clock Distribution
- Lumped Lecture
- ExpressPCB Board Specifications
- Maximum ExpressPCB Trace Impedance
- VHDL Lecture
- Xilinx ISE 14.7 FIFO Tutorial
- Xilinx ISE 14.7 Dualport RAM Tutorial
- Xilinx ISE 14.7 DCM Tutorial
- Xilinx ISE 14.7 VGA Tutorial
- Xilinx ISE 14.7 LVDS Input Tutorial
- Xilinx ISE 14.7 Simulation Tutorial
- Xilinx ISE 14.7 MCS File Tutorial
- Xilinx ISE 14.7 Digilent Spartan 3E Board VGA UCF File
- Xilnix ISE 14.7 Digilent Spartan 3E Board Loopback UCF File (Instructor Only)
- State Equal Output Moore Machine Example
- Anomalous Behavior of Synchronizer and Arbiter Circuits
- Measured Flip-Flop Responses to Marginal Triggering
Links:
PCB Trace Impedance Calculator
Xilinx ISE Timing Constraints Strategies