Difference between revisions of "Lecture Notes"

From CSE460t Wiki
Jump to navigationJump to search
Line 67: Line 67:
  
 
http://myvideos.stanford.edu/player/slplayer.aspx?coll=ea60314a-53b3-4be2-8552-dcf190ca0c0b&co=18bcd3a8-965a-4a63-a516-a1ad74af1119&o=true
 
http://myvideos.stanford.edu/player/slplayer.aspx?coll=ea60314a-53b3-4be2-8552-dcf190ca0c0b&co=18bcd3a8-965a-4a63-a516-a1ad74af1119&o=true
 +
  
 
SEQUENTIAL SYSTEMS
 
SEQUENTIAL SYSTEMS
 
 
 
*[[media:State_Equal_Output_Moore_Example.pdf|State Equal Output Moore Example]]
 
*[[media:State_Equal_Output_Moore_Example.pdf|State Equal Output Moore Example]]
 
 
 
*[[media:Stateequaloutput.vhd|State Equal Output Moore Example VHDL]]
 
*[[media:Stateequaloutput.vhd|State Equal Output Moore Example VHDL]]
 
*[[media:Stateequaloutputsynthesisreport.txt|State Equal Output Moore Example Synthesis Report Default Settings]]
 
*[[media:Stateequaloutputsynthesisreport.txt|State Equal Output Moore Example Synthesis Report Default Settings]]
 
*[[media:StateEqualOutputTechnology.pdf|State Equal Output Moore Example Technology Map Schematic Default Settings]]
 
*[[media:StateEqualOutputTechnology.pdf|State Equal Output Moore Example Technology Map Schematic Default Settings]]
 
 
 
*[[media:Stateequaloutput2.vhd|State Equal Output Moore Example 2 VHDL]]
 
*[[media:Stateequaloutput2.vhd|State Equal Output Moore Example 2 VHDL]]
 
*[[media:Stateequaloutputsynthesisreport2.txt|State Equal Output Moore Example 2 Synthesis Report FSM Encoding Algorithm = User]]
 
*[[media:Stateequaloutputsynthesisreport2.txt|State Equal Output Moore Example 2 Synthesis Report FSM Encoding Algorithm = User]]
Line 95: Line 90:
 
*[[media:Figure7dot4v4.pdf|Version 4 ModelSim Simulation]]
 
*[[media:Figure7dot4v4.pdf|Version 4 ModelSim Simulation]]
 
*[[media:DefaultV4SynthesisReport.txt|Default Version 4 Synthesis Report]]
 
*[[media:DefaultV4SynthesisReport.txt|Default Version 4 Synthesis Report]]
 +
 +
 
*[[media:xst_v6s6.pdf|XST User Guide (See Page 276 for Compact State Encoding)]]
 
*[[media:xst_v6s6.pdf|XST User Guide (See Page 276 for Compact State Encoding)]]
 
*[[media:Figure7dot4WithFiveStates.vhd‎|Redundant FSM With Five States From Class]]
 
*[[media:Figure7dot4WithFiveStates.vhd‎|Redundant FSM With Five States From Class]]

Revision as of 20:29, 18 February 2014

LOGIC MINIMIZATION

http://en.wikipedia.org/wiki/Petrick%27s_method

http://classes.engineering.wustl.edu/cse460/images/c/c0/Decomposition.pdf

http://en.wikipedia.org/wiki/Espresso_heuristic_logic_minimizer

http://www.mosis.com/pages/design/flows/design-flow-scmos-kits

http://myvideos.stanford.edu/player/slplayer.aspx?coll=ea60314a-53b3-4be2-8552-dcf190ca0c0b&co=18bcd3a8-965a-4a63-a516-a1ad74af1119&o=true


SEQUENTIAL SYSTEMS



FINITE AUTOMATA

http://www.arl.wustl.edu/~mbecchi/files/becchi_conext2007.pdf

ASYNCHRONOUS CIRCUITS AND METASTABILITY