Difference between revisions of "Lecture Notes"

From CSE460t Wiki
Jump to navigationJump to search
Line 37: Line 37:
 
*[[media:Example11Technology.pdf|VHDL Example 11 Xilinx Spartan 6 Technology Map Schematic Default Settings (115 LUTs, 7 Levels of Logic, 12.289 ns)]]
 
*[[media:Example11Technology.pdf|VHDL Example 11 Xilinx Spartan 6 Technology Map Schematic Default Settings (115 LUTs, 7 Levels of Logic, 12.289 ns)]]
 
*[[media:Example11TechnologyPH.pdf|VHDL Example 11 Xilinx Spartan 6 Technology Map Schematic Preserve Hierarchy/Optimize Area (85 LUTs, 6 Levels of Logic, 11.966 ns)]]
 
*[[media:Example11TechnologyPH.pdf|VHDL Example 11 Xilinx Spartan 6 Technology Map Schematic Preserve Hierarchy/Optimize Area (85 LUTs, 6 Levels of Logic, 11.966 ns)]]
*[[media:Bit_Zero_Optimal_LUTs.pdf|Bit Zero Optimal LUTS]]
+
*[[media:Bit_Zero_Optimal_LUTs.pdf|Bit Zero Optimal LUTS (85 LUTs Is Optimal)]]
 
*[[media:Decomposition_By_Expansion.pdf‎|Decomposition By Expansion]]
 
*[[media:Decomposition_By_Expansion.pdf‎|Decomposition By Expansion]]
 
*[[media:Altera_vs_Xilinx.pdf|Altera vs. Xilinx]]
 
*[[media:Altera_vs_Xilinx.pdf|Altera vs. Xilinx]]

Revision as of 21:09, 21 January 2014

LOGIC MINIMIZATION

SEQUENTIAL SYSTEMS

FINITE AUTOMATA

http://www.arl.wustl.edu/~mbecchi/files/becchi_conext2007.pdf

ASYNCHRONOUS CIRCUITS AND METASTABILITY