Difference between revisions of "Lecture Notes"

From CSE260M Wiki
Jump to navigationJump to search
 
(131 intermediate revisions by the same user not shown)
Line 1: Line 1:
*[[media:462_Lecture.pdf|Customer Presentation]]
+
*[[media:Einstein.pdf|Course Introduction]]
*[[media:Efficient_Parallel_Upsampling_of_Ultrasound_Vectors_Without_VHDL.pdf|Efficient Parallel Upsampling]]
+
*[[media:Mano_ch01_images.pdf|Chapter 1]]
*[[media:Loopback_Block_Diagram.jpg|Chalk Board Loopback Block Diagram]]
+
*[[media:The_Reflected_Binary_(Gray)_Code.pdf|-----The Reflected Binary (Gray) Code]]
*[[media:Loopback_Timing_Diagram.jpg|Chalk Board Loopback Timing Diagram]]
+
*[[media:Mano_ch02_images.pdf|Chapter 2]]
*[[media:Loopback_Timing_Diagram.pdf|Updated Loopback Timing Diagram]]
+
*[[media:Mano_ch03_images.pdf|Chapter 3]]
*[[media:EVERYTHING_YOU_ALWAYS_WANTED.pdf|VHDL Lecture]]
+
*[[media:EVERYTHING_YOU_ALWAYS_WANTED_2016.pdf|-----Synthesizable VHDL (2016 Version)]]
*[[media:State_Equal_Output_Moore_Example.pdf|State Equal Output Moore Machine Example]]
+
*[[media:Vivado_Simulation_Tutorial.pdf|-----Vivado Simulation Tutorial 1]]
*[[media:Metastability 1.pdf|Anomalous Behavior of Synchronizer and Arbiter Circuits]]
+
*[[media:Vivado_Simulation_Tutorial_2.pdf|-----Vivado Simulation Tutorial 2 (Forcing a Clock)]]
*[[media:Metastability 2.pdf|Measured Flip-Flop Responses to Marginal Triggering]]
+
*[[media:Vivado_Tutorial.pdf|-----Full Vivado Tutorial (John MacKay)]]
*[[media:EVERYTHING YOU ALWAYS WANTED.PDF|VHDL Lecture]]
+
*[[media:Boole’s_Expansion_Theorem.pdf|-----Boole's Expansion Theorem]]
*[[media:Timing1.png|CPLD Timing 1]]
+
*[[media:Mano_ch04_images.pdf|Chapter 4]]
*[[media:Timing2.png|CPLD Timing 2]]
+
*[[media:Norlatch.pdf|-----NOR SR Latch]]
*[[media:Metastability 1.pdf|Metastability 1]]
+
*[[media:First_Counter.pdf|-----First Counter]]
*[[media:Metastability 2.pdf|Metastability 2]]
+
*[[media:Second_Counter.pdf|-----Second Counter]]
*[[media:ieee_codeofethics.pdf|IEEE Code of Ethics]]
+
*[[media:Oscillators_and_Clock_Distribution.pdf|-----Oscillators and Clock Distribution]]
*[[media:Employment Contract - Clean.pdf|Employment Contract]]
+
*[[media:Definitions_and_Theorems_for_Sequential_Machines.pdf|-----Definitions and Theorems for Sequential Machines]]
Links:
+
*[[media:Minimizing_Completely_Specified_Machines.pdf|-----Minimizing Completely Specified Machines]]
 +
*[[media:Metastability 1.pdf|-----Anomalous Behavior of Synchronizer and Arbiter Circuits]]
 +
*[[media:Metastability 2.pdf|-----Measured Flip-Flop Responses to Marginal Triggering]]
 +
 
 +
 
 +
*[[media:Mano_ch05_images.pdf|Chapter 5]]
 +
*[[media:Mano_ch06_images.pdf|Chapter 6]]
 +
 
 +
 
 +
*[[media:PID4703951.pdf|Using Babbage's Difference Engine to Introduce Computer Architecture (instructor Only)]]
 +
*[[media:The_Really_Simple_RISC_Computer.pdf|The Really Simple RISC Computer (RSRC)]]
 +
*[[media:RSRC_CONTROL_VHDL.pdf|---RSRC CONTROL.VHD (Instructor Only)]]
 +
*[[media:ALU.pdf|---RSRC ALU.VHD (Instructor Only)]]
 +
*[[media:EPROM.pdf|---RSRC EPROM.VHD (Instructor Only)]]
 +
*[[media:SRAM.pdf|---RSRC SRAM.VHD (Instructor Only)]]
 +
*[[media:RSRC.pdf|---RSRC.VHD (Instructor Only)]]
 +
*[[media:TESTBENCH.pdf|---RSRC TESTBENCH.VHD (Instructor Only)]]
 +
*[[media:RSRC_Abstract_RTN.pdf|RSRC Abstract RTN]]
 +
*[[media:RSRC_4KB_Sync_SRAM.pdf|1Kx32 RSRC Memory Subsystem]]
 +
*[[media:DISPLACEMENT.pdf|RSRC/SRC Displacement-Based Addressing]]
 +
*[[media:SRC_Material.pdf|SRC Documentation]]
 +
*[[media:1_BUS_RSRC_BLOCK_DIAGRAM.pdf|---1-Bus SRC Block Diagram (From Heuring and Jordan)]]
 +
*[[media:2_BUS_RSRC_BLOCK_DIAGRAM.pdf|---2-Bus SRC Block Diagram (From Heuring and Jordan)]]
 +
*[[media:3_BUS_RSRC_BLOCK_DIAGRAM.pdf|---3-Bus SRC Block Diagram (From Heuring and Jordan)]]
 +
*[[media:3_BUS_RSRC_REGFILE.pdf|------3-Bus SRC Register File (From Heuring and Jordan)]]
 +
*[[media:Intel_8086_Block_Diagram.pdf|Intel 8086 Block Diagram]]
 +
*[[media:Difference_Engine_in_C.pdf|Difference Engine in C (x86)]]
  
[http://agile-sdr-solutions.com/ Agile Solutions]
 
  
[http://www.xilinx.com/itp/xilinx4/data/docs/cgd/types2.html Xilinx Timing Model]
+
*[[media:Mano_ch07_images.pdf|Chapter 7]]
 +
*[[media:Mano_ch08_images.pdf|Chapter 8]]
 +
*[[media:Mano_ch09_images.pdf|Chapter 9]]
 +
*[[media:Mano_ch10_images.pdf|Chapter 10]]
 +
*[[media:Mano_ch11_images.pdf|Chapter 11]]
 +
*[[media:Mano_ch12_images.pdf|Chapter 12]]
  
[http://www.1-core.com/library/digital/fpga-design-tutorial/implementation_xilinx.shtml Xilinx Tool Flow Article by Core Technologies]
 
  
[http://www.acm.org/about/code-of-ethics?searchterm=code+of+ethics ACM Code of Ethics]
+
Links:
  
[http://www.cnbc.com/id/15840232?video=1122557312&play=1 USB Ultrasound Probe]
+
[http://classes.engineering.wustl.edu/cse362/images/8/89/Ch7CSDA.pdf CSE 362M Chapter 7]
  
[http://www.storkradio.com/dopplers-digital.php#srdd Commercial Fetal Doppler Unit]
+
[http://classes.engineering.wustl.edu/cse362/index.php/File:SRCToolsv3.1.1.jar SRC SIMULATOR]
  
[http://www.bellybeats.com/index.php?cPath=2&osCsid=74984618a49aa418e3202b24a3366f98 Commercial Fetal Doppler Unit]
+
[http://www.xilinx.com/video/hardware/creating-basic-clock-constraints.html Vivado Clock Constraints Tutorial]
  
[http://www.ncbi.nlm.nih.gov/pmc/articles/PMC2595531/pdf/yjbm00139-0045.pdf Pulsed Doppler Fundamentals]
+
[http://www.epanorama.net/documents/pc/vga_timing.html VGA Timing]

Latest revision as of 20:16, 9 May 2017